-
Notifications
You must be signed in to change notification settings - Fork 1
/
Copy pathop_cb.h
1115 lines (1074 loc) · 19.9 KB
/
op_cb.h
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
/*====================================================================
opcodes_cb.c -> This file executes the CB PREFIX opcodes.
When you find the CB opcode, it means that you must fetch another
byte from memory and treat it as a new opcode with different
meaning than the single-byte opcodes. This is a common way to extend
the number of opcodes (8 bits of instruction word = just 256 opcodes)
and it's called an OPCODE PREFIX (now we have another 256 new opcodes
by using this trick).
This program is free software; you can redistribute it and/or modify
it under the terms of the GNU General Public License as published by
the Free Software Foundation; either version 2 of the License, or
(at your option) any later version.
This program is distributed in the hope that it will be useful,
but WITHOUT ANY WARRANTY; without even the implied warranty of
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
GNU General Public License for more details.
You should have received a copy of the GNU General Public License
along with this program; if not, write to the Free Software
Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
Copyright (c) 2000 Santiago Romero Iglesias.
Email: [email protected]
=====================================================================*/
/* 8 clock cycles minimum = CB opcode = 4+4 */
opcode = Z80ReadMem (r_PC);
r_PC++;
switch (opcode)
{
case RLC_B:
RLC (r_B);
AddCycles (4 + 4);
break;
case RLC_C:
RLC (r_C);
AddCycles (4 + 4);
break;
case RLC_D:
RLC (r_D);
AddCycles (4 + 4);
break;
case RLC_E:
RLC (r_E);
AddCycles (4 + 4);
break;
case RLC_H:
RLC (r_H);
AddCycles (4 + 4);
break;
case RLC_L:
RLC (r_L);
AddCycles (4 + 4);
break;
case RLC_xHL:
r_meml = Z80ReadMem (r_HL);
RLC (r_meml);
Z80WriteMem (r_HL, r_meml, regs);
AddCycles (4 + 4 + 3 + 3 + 1);
break;
case RLC_A:
RLC (r_A);
AddCycles (4 + 4);
break;
case RRC_B:
RRC (r_B);
AddCycles (4 + 4);
break;
case RRC_C:
RRC (r_C);
AddCycles (4 + 4);
break;
case RRC_D:
RRC (r_D);
AddCycles (4 + 4);
break;
case RRC_E:
RRC (r_E);
AddCycles (4 + 4);
break;
case RRC_H:
RRC (r_H);
AddCycles (4 + 4);
break;
case RRC_L:
RRC (r_L);
AddCycles (4 + 4);
break;
case RRC_xHL:
r_meml = Z80ReadMem (r_HL);
RRC (r_meml);
Z80WriteMem (r_HL, r_meml, regs);
AddCycles (4 + 4 + 3 + 3 + 1);
break;
case RRC_A:
RRC (r_A);
AddCycles (4 + 4);
break;
case RL_B:
RL (r_B);
AddCycles (4 + 4);
break;
case RL_C:
RL (r_C);
AddCycles (4 + 4);
break;
case RL_D:
RL (r_D);
AddCycles (4 + 4);
break;
case RL_E:
RL (r_E);
AddCycles (4 + 4);
break;
case RL_H:
RL (r_H);
AddCycles (4 + 4);
break;
case RL_L:
RL (r_L);
AddCycles (4 + 4);
break;
case RL_xHL:
r_meml = Z80ReadMem (r_HL);
RL (r_meml);
Z80WriteMem (r_HL, r_meml, regs);
AddCycles (4 + 4 + 3 + 3 + 1);
break;
case RL_A:
RL (r_A);
AddCycles (4 + 4);
break;
case RR_B:
RR (r_B);
AddCycles (4 + 4);
break;
case RR_C:
RR (r_C);
AddCycles (4 + 4);
break;
case RR_D:
RR (r_D);
AddCycles (4 + 4);
break;
case RR_E:
RR (r_E);
AddCycles (4 + 4);
break;
case RR_H:
RR (r_H);
AddCycles (4 + 4);
break;
case RR_L:
RR (r_L);
AddCycles (4 + 4);
break;
case RR_xHL:
r_meml = Z80ReadMem (r_HL);
RR (r_meml);
Z80WriteMem (r_HL, r_meml, regs);
AddCycles (4 + 4 + 3 + 3 + 1);
break;
case RR_A:
RR (r_A);
AddCycles (4 + 4);
break;
case SLA_B:
SLA (r_B);
AddCycles (4 + 4);
break;
case SLA_C:
SLA (r_C);
AddCycles (4 + 4);
break;
case SLA_D:
SLA (r_D);
AddCycles (4 + 4);
break;
case SLA_E:
SLA (r_E);
AddCycles (4 + 4);
break;
case SLA_H:
SLA (r_H);
AddCycles (4 + 4);
break;
case SLA_L:
SLA (r_L);
AddCycles (4 + 4);
break;
case SLA_xHL:
r_meml = Z80ReadMem (r_HL);
SLA (r_meml);
Z80WriteMem (r_HL, r_meml, regs);
AddCycles (4 + 4 + 3 + 3 + 1);
break;
case SLA_A:
SLA (r_A);
AddCycles (4 + 4);
break;
case SRA_B:
SRA (r_B);
AddCycles (4 + 4);
break;
case SRA_C:
SRA (r_C);
AddCycles (4 + 4);
break;
case SRA_D:
SRA (r_D);
AddCycles (4 + 4);
break;
case SRA_E:
SRA (r_E);
AddCycles (4 + 4);
break;
case SRA_H:
SRA (r_H);
AddCycles (4 + 4);
break;
case SRA_L:
SRA (r_L);
AddCycles (4 + 4);
break;
case SRA_xHL:
r_meml = Z80ReadMem (r_HL);
SRA (r_meml);
Z80WriteMem (r_HL, r_meml, regs);
AddCycles (4 + 4 + 3 + 3 + 1);
break;
case SRA_A:
SRA (r_A);
AddCycles (4 + 4);
break;
case SLL_B:
SLL (r_B);
AddCycles (4 + 4);
break;
case SLL_C:
SLL (r_C);
AddCycles (4 + 4);
break;
case SLL_D:
SLL (r_D);
AddCycles (4 + 4);
break;
case SLL_E:
SLL (r_E);
AddCycles (4 + 4);
break;
case SLL_H:
SLL (r_H);
AddCycles (4 + 4);
break;
case SLL_L:
SLL (r_L);
AddCycles (4 + 4);
break;
case SLL_xHL:
r_meml = Z80ReadMem (r_HL);
SLL (r_meml);
Z80WriteMem (r_HL, r_meml, regs);
AddCycles (4 + 4 + 3 + 3 + 1);
break;
case SLL_A:
SLL (r_A);
AddCycles (4 + 4);
break;
case SRL_B:
SRL (r_B);
AddCycles (4 + 4);
break;
case SRL_C:
SRL (r_C);
AddCycles (4 + 4);
break;
case SRL_D:
SRL (r_D);
AddCycles (4 + 4);
break;
case SRL_E:
SRL (r_E);
AddCycles (4 + 4);
break;
case SRL_H:
SRL (r_H);
AddCycles (4 + 4);
break;
case SRL_L:
SRL (r_L);
AddCycles (4 + 4);
break;
case SRL_xHL:
r_meml = Z80ReadMem (r_HL);
SRL (r_meml);
Z80WriteMem (r_HL, r_meml, regs);
AddCycles (4 + 4 + 3 + 3 + 1);
break;
case SRL_A:
SRL (r_A);
AddCycles (4 + 4);
break;
case BIT_0_B:
BIT_BIT (0, r_B);
AddCycles (4 + 4);
break;
case BIT_0_C:
BIT_BIT (0, r_C);
AddCycles (4 + 4);
break;
case BIT_0_D:
BIT_BIT (0, r_D);
AddCycles (4 + 4);
break;
case BIT_0_E:
BIT_BIT (0, r_E);
AddCycles (4 + 4);
break;
case BIT_0_H:
BIT_BIT (0, r_H);
AddCycles (4 + 4);
break;
case BIT_0_L:
BIT_BIT (0, r_L);
AddCycles (4 + 4);
break;
case BIT_0_xHL:
BIT_mem_BIT (0, r_HL);
AddCycles (12);
break;
case BIT_0_A:
BIT_BIT (0, r_A);
AddCycles (4 + 4);
break;
case BIT_1_B:
BIT_BIT (1, r_B);
AddCycles (4 + 4);
break;
case BIT_1_C:
BIT_BIT (1, r_C);
AddCycles (4 + 4);
break;
case BIT_1_D:
BIT_BIT (1, r_D);
AddCycles (4 + 4);
break;
case BIT_1_E:
BIT_BIT (1, r_E);
AddCycles (4 + 4);
break;
case BIT_1_H:
BIT_BIT (1, r_H);
AddCycles (4 + 4);
break;
case BIT_1_L:
BIT_BIT (1, r_L);
AddCycles (4 + 4);
break;
case BIT_1_xHL:
BIT_mem_BIT (1, r_HL);
AddCycles (12);
break;
case BIT_1_A:
BIT_BIT (1, r_A);
AddCycles (4 + 4);
break;
case BIT_2_B:
BIT_BIT (2, r_B);
AddCycles (4 + 4);
break;
case BIT_2_C:
BIT_BIT (2, r_C);
AddCycles (4 + 4);
break;
case BIT_2_D:
BIT_BIT (2, r_D);
AddCycles (4 + 4);
break;
case BIT_2_E:
BIT_BIT (2, r_E);
AddCycles (4 + 4);
break;
case BIT_2_H:
BIT_BIT (2, r_H);
AddCycles (4 + 4);
break;
case BIT_2_L:
BIT_BIT (2, r_L);
AddCycles (4 + 4);
break;
case BIT_2_xHL:
BIT_mem_BIT (2, r_HL);
AddCycles (12);
break;
case BIT_2_A:
BIT_BIT (2, r_A);
AddCycles (4 + 4);
break;
case BIT_3_B:
BIT_BIT (3, r_B);
AddCycles (4 + 4);
break;
case BIT_3_C:
BIT_BIT (3, r_C);
AddCycles (4 + 4);
break;
case BIT_3_D:
BIT_BIT (3, r_D);
AddCycles (4 + 4);
break;
case BIT_3_E:
BIT_BIT (3, r_E);
AddCycles (4 + 4);
break;
case BIT_3_H:
BIT_BIT (3, r_H);
AddCycles (4 + 4);
break;
case BIT_3_L:
BIT_BIT (3, r_L);
AddCycles (4 + 4);
break;
case BIT_3_xHL:
BIT_mem_BIT (3, r_HL);
AddCycles (12);
break;
case BIT_3_A:
BIT_BIT (3, r_A);
AddCycles (4 + 4);
break;
case BIT_4_B:
BIT_BIT (4, r_B);
AddCycles (4 + 4);
break;
case BIT_4_C:
BIT_BIT (4, r_C);
AddCycles (4 + 4);
break;
case BIT_4_D:
BIT_BIT (4, r_D);
AddCycles (4 + 4);
break;
case BIT_4_E:
BIT_BIT (4, r_E);
AddCycles (4 + 4);
break;
case BIT_4_H:
BIT_BIT (4, r_H);
AddCycles (4 + 4);
break;
case BIT_4_L:
BIT_BIT (4, r_L);
AddCycles (4 + 4);
break;
case BIT_4_xHL:
BIT_mem_BIT (4, r_HL);
AddCycles (12);
break;
case BIT_4_A:
BIT_BIT (4, r_A);
AddCycles (4 + 4);
break;
case BIT_5_B:
BIT_BIT (5, r_B);
AddCycles (4 + 4);
break;
case BIT_5_C:
BIT_BIT (5, r_C);
AddCycles (4 + 4);
break;
case BIT_5_D:
BIT_BIT (5, r_D);
AddCycles (4 + 4);
break;
case BIT_5_E:
BIT_BIT (5, r_E);
AddCycles (4 + 4);
break;
case BIT_5_H:
BIT_BIT (5, r_H);
AddCycles (4 + 4);
break;
case BIT_5_L:
BIT_BIT (5, r_L);
AddCycles (4 + 4);
break;
case BIT_5_xHL:
BIT_mem_BIT (5, r_HL);
AddCycles (12);
break;
case BIT_5_A:
BIT_BIT (5, r_A);
AddCycles (4 + 4);
break;
case BIT_6_B:
BIT_BIT (6, r_B);
AddCycles (4 + 4);
break;
case BIT_6_C:
BIT_BIT (6, r_C);
AddCycles (4 + 4);
break;
case BIT_6_D:
BIT_BIT (6, r_D);
AddCycles (4 + 4);
break;
case BIT_6_E:
BIT_BIT (6, r_E);
AddCycles (4 + 4);
break;
case BIT_6_H:
BIT_BIT (6, r_H);
AddCycles (4 + 4);
break;
case BIT_6_L:
BIT_BIT (6, r_L);
AddCycles (4 + 4);
break;
case BIT_6_xHL:
BIT_mem_BIT (6, r_HL);
AddCycles (12);
break;
case BIT_6_A:
BIT_BIT (6, r_A);
AddCycles (4 + 4);
break;
case BIT_7_B:
BIT_BIT7 (r_B);
AddCycles (4 + 4);
break;
case BIT_7_C:
BIT_BIT7 (r_C);
AddCycles (4 + 4);
break;
case BIT_7_D:
BIT_BIT7 (r_D);
AddCycles (4 + 4);
break;
case BIT_7_E:
BIT_BIT7 (r_E);
AddCycles (4 + 4);
break;
case BIT_7_H:
BIT_BIT7 (r_H);
AddCycles (4 + 4);
break;
case BIT_7_L:
BIT_BIT7 (r_L);
AddCycles (4 + 4);
break;
case BIT_7_xHL:
BIT_mem_BIT7 (r_HL);
AddCycles (12);
break;
case BIT_7_A:
BIT_BIT7 (r_A);
AddCycles (4 + 4);
break;
case RES_0_B:
BIT_RES (0, r_B);
AddCycles (4 + 4);
break;
case RES_0_C:
BIT_RES (0, r_C);
AddCycles (4 + 4);
break;
case RES_0_D:
BIT_RES (0, r_D);
AddCycles (4 + 4);
break;
case RES_0_E:
BIT_RES (0, r_E);
AddCycles (4 + 4);
break;
case RES_0_H:
BIT_RES (0, r_H);
AddCycles (4 + 4);
break;
case RES_0_L:
BIT_RES (0, r_L);
AddCycles (4 + 4);
break;
case RES_0_xHL:
BIT_mem_RES (0, r_HL);
AddCycles (4 + 4 + 7);
break;
case RES_0_A:
BIT_RES (0, r_A);
AddCycles (4 + 4);
break;
case RES_1_B:
BIT_RES (1, r_B);
AddCycles (4 + 4);
break;
case RES_1_C:
BIT_RES (1, r_C);
AddCycles (4 + 4);
break;
case RES_1_D:
BIT_RES (1, r_D);
AddCycles (4 + 4);
break;
case RES_1_E:
BIT_RES (1, r_E);
AddCycles (4 + 4);
break;
case RES_1_H:
BIT_RES (1, r_H);
AddCycles (4 + 4);
break;
case RES_1_L:
BIT_RES (1, r_L);
AddCycles (4 + 4);
break;
case RES_1_xHL:
BIT_mem_RES (1, r_HL);
AddCycles (4 + 4 + 7);
break;
case RES_1_A:
BIT_RES (1, r_A);
AddCycles (4 + 4);
break;
case RES_2_B:
BIT_RES (2, r_B);
AddCycles (4 + 4);
break;
case RES_2_C:
BIT_RES (2, r_C);
AddCycles (4 + 4);
break;
case RES_2_D:
BIT_RES (2, r_D);
AddCycles (4 + 4);
break;
case RES_2_E:
BIT_RES (2, r_E);
AddCycles (4 + 4);
break;
case RES_2_H:
BIT_RES (2, r_H);
AddCycles (4 + 4);
break;
case RES_2_L:
BIT_RES (2, r_L);
AddCycles (4 + 4);
break;
case RES_2_xHL:
BIT_mem_RES (2, r_HL);
AddCycles (4 + 4 + 7);
break;
case RES_2_A:
BIT_RES (2, r_A);
AddCycles (4 + 4);
break;
case RES_3_B:
BIT_RES (3, r_B);
AddCycles (4 + 4);
break;
case RES_3_C:
BIT_RES (3, r_C);
AddCycles (4 + 4);
break;
case RES_3_D:
BIT_RES (3, r_D);
AddCycles (4 + 4);
break;
case RES_3_E:
BIT_RES (3, r_E);
AddCycles (4 + 4);
break;
case RES_3_H:
BIT_RES (3, r_H);
AddCycles (4 + 4);
break;
case RES_3_L:
BIT_RES (3, r_L);
AddCycles (4 + 4);
break;
case RES_3_xHL:
BIT_mem_RES (3, r_HL);
AddCycles (4 + 4 + 7);
break;
case RES_3_A:
BIT_RES (3, r_A);
AddCycles (4 + 4);
break;
case RES_4_B:
BIT_RES (4, r_B);
AddCycles (4 + 4);
break;
case RES_4_C:
BIT_RES (4, r_C);
AddCycles (4 + 4);
break;
case RES_4_D:
BIT_RES (4, r_D);
AddCycles (4 + 4);
break;
case RES_4_E:
BIT_RES (4, r_E);
AddCycles (4 + 4);
break;
case RES_4_H:
BIT_RES (4, r_H);
AddCycles (4 + 4);
break;
case RES_4_L:
BIT_RES (4, r_L);
AddCycles (4 + 4);
break;
case RES_4_xHL:
BIT_mem_RES (4, r_HL);
AddCycles (4 + 4 + 7);
break;
case RES_4_A:
BIT_RES (4, r_A);
AddCycles (4 + 4);
break;
case RES_5_B:
BIT_RES (5, r_B);
AddCycles (4 + 4);
break;
case RES_5_C:
BIT_RES (5, r_C);
AddCycles (4 + 4);
break;
case RES_5_D:
BIT_RES (5, r_D);
AddCycles (4 + 4);
break;
case RES_5_E:
BIT_RES (5, r_E);
AddCycles (4 + 4);
break;
case RES_5_H:
BIT_RES (5, r_H);
AddCycles (4 + 4);
break;
case RES_5_L:
BIT_RES (5, r_L);
AddCycles (4 + 4);
break;
case RES_5_xHL:
BIT_mem_RES (5, r_HL);
AddCycles (4 + 4 + 7);
break;
case RES_5_A:
BIT_RES (5, r_A);
AddCycles (4 + 4);
break;
case RES_6_B:
BIT_RES (6, r_B);
AddCycles (4 + 4);
break;
case RES_6_C:
BIT_RES (6, r_C);
AddCycles (4 + 4);
break;
case RES_6_D:
BIT_RES (6, r_D);
AddCycles (4 + 4);
break;
case RES_6_E:
BIT_RES (6, r_E);
AddCycles (4 + 4);
break;
case RES_6_H:
BIT_RES (6, r_H);
AddCycles (4 + 4);
break;
case RES_6_L:
BIT_RES (6, r_L);
AddCycles (4 + 4);
break;
case RES_6_xHL:
BIT_mem_RES (6, r_HL);
AddCycles (4 + 4 + 7);
break;
case RES_6_A:
BIT_RES (6, r_A);
AddCycles (4 + 4);
break;
case RES_7_B:
BIT_RES (7, r_B);
AddCycles (4 + 4);
break;
case RES_7_C:
BIT_RES (7, r_C);
AddCycles (4 + 4);
break;
case RES_7_D:
BIT_RES (7, r_D);
AddCycles (4 + 4);
break;
case RES_7_E:
BIT_RES (7, r_E);
AddCycles (4 + 4);
break;
case RES_7_H:
BIT_RES (7, r_H);
AddCycles (4 + 4);
break;
case RES_7_L:
BIT_RES (7, r_L);
AddCycles (4 + 4);
break;
case RES_7_xHL:
BIT_mem_RES (7, r_HL);
AddCycles (4 + 4 + 7);
break;
case RES_7_A:
BIT_RES (7, r_A);
AddCycles (4 + 4);
break;
case SET_0_B:
BIT_SET (0, r_B);
AddCycles (4 + 4);
break;
case SET_0_C:
BIT_SET (0, r_C);
AddCycles (4 + 4);
break;
case SET_0_D:
BIT_SET (0, r_D);
AddCycles (4 + 4);
break;
case SET_0_E:
BIT_SET (0, r_E);
AddCycles (4 + 4);
break;
case SET_0_H:
BIT_SET (0, r_H);
AddCycles (4 + 4);
break;
case SET_0_L:
BIT_SET (0, r_L);
AddCycles (4 + 4);
break;
case SET_0_xHL:
BIT_mem_SET (0, r_HL);
AddCycles (4 + 4 + 7);
break;
case SET_0_A:
BIT_SET (0, r_A);
AddCycles (4 + 4);
break;
case SET_1_B:
BIT_SET (1, r_B);
AddCycles (4 + 4);
break;
case SET_1_C:
BIT_SET (1, r_C);
AddCycles (4 + 4);
break;
case SET_1_D:
BIT_SET (1, r_D);
AddCycles (4 + 4);
break;
case SET_1_E:
BIT_SET (1, r_E);
AddCycles (4 + 4);
break;
case SET_1_H:
BIT_SET (1, r_H);
AddCycles (4 + 4);
break;
case SET_1_L:
BIT_SET (1, r_L);
AddCycles (4 + 4);
break;
case SET_1_xHL:
BIT_mem_SET (1, r_HL);
AddCycles (4 + 4 + 7);
break;
case SET_1_A:
BIT_SET (1, r_A);
AddCycles (4 + 4);
break;
case SET_2_B:
BIT_SET (2, r_B);
AddCycles (4 + 4);
break;
case SET_2_C:
BIT_SET (2, r_C);
AddCycles (4 + 4);
break;
case SET_2_D:
BIT_SET (2, r_D);
AddCycles (4 + 4);
break;
case SET_2_E:
BIT_SET (2, r_E);
AddCycles (4 + 4);
break;
case SET_2_H:
BIT_SET (2, r_H);
AddCycles (4 + 4);
break;
case SET_2_L:
BIT_SET (2, r_L);
AddCycles (4 + 4);
break;
case SET_2_xHL:
BIT_mem_SET (2, r_HL);
AddCycles (4 + 4 + 7);
break;
case SET_2_A:
BIT_SET (2, r_A);
AddCycles (4 + 4);
break;
case SET_3_B:
BIT_SET (3, r_B);
AddCycles (4 + 4);
break;
case SET_3_C:
BIT_SET (3, r_C);
AddCycles (4 + 4);
break;
case SET_3_D:
BIT_SET (3, r_D);
AddCycles (4 + 4);
break;
case SET_3_E:
BIT_SET (3, r_E);
AddCycles (4 + 4);
break;
case SET_3_H:
BIT_SET (3, r_H);
AddCycles (4 + 4);
break;
case SET_3_L:
BIT_SET (3, r_L);
AddCycles (4 + 4);
break;
case SET_3_xHL:
BIT_mem_SET (3, r_HL);
AddCycles (4 + 4 + 7);
break;
case SET_3_A:
BIT_SET (3, r_A);
AddCycles (4 + 4);
break;
case SET_4_B:
BIT_SET (4, r_B);
AddCycles (4 + 4);
break;
case SET_4_C:
BIT_SET (4, r_C);
AddCycles (4 + 4);
break;
case SET_4_D:
BIT_SET (4, r_D);
AddCycles (4 + 4);
break;
case SET_4_E:
BIT_SET (4, r_E);
AddCycles (4 + 4);
break;
case SET_4_H:
BIT_SET (4, r_H);
AddCycles (4 + 4);
break;
case SET_4_L:
BIT_SET (4, r_L);
AddCycles (4 + 4);
break;